NXP Semiconductors /LPC18xx /GIMA /ADCSTART0_IN

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as ADCSTART0_IN

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (NOT_INVERTED)INV 0 (NO_EDGE_DETECTION)EDGE 0 (DISABLE__SYNCHRONIZ)SYNCH 0 (DISABLE_SINGLE_PULSE)PULSE 0 (CTOUT_15_OR_T3_MAT3)SELECT0RESERVED

SELECT=CTOUT_15_OR_T3_MAT3, PULSE=DISABLE_SINGLE_PULSE, SYNCH=DISABLE__SYNCHRONIZ, EDGE=NO_EDGE_DETECTION, INV=NOT_INVERTED

Description

ADC start0 input multiplexer (GIMA output 28)

Fields

INV

Invert input

0 (NOT_INVERTED): Not inverted.

1 (INPUT_INVERTED): Input inverted.

EDGE

Enable rising edge detection

0 (NO_EDGE_DETECTION): No edge detection.

1 (RISING_EDGE_DETECTIO): Rising edge detection enabled.

SYNCH

Enable synchronization

0 (DISABLE__SYNCHRONIZ): Disable synchronization.

1 (ENABLE__SYNCHRONIZA): Enable synchronization.

PULSE

Enable single pulse generation.

0 (DISABLE_SINGLE_PULSE): Disable single pulse generation.

1 (ENABLE_SINGLE_PULSE): Enable single pulse generation.

SELECT

Select input. Values 0x2 to 0xF are reserved.

0 (CTOUT_15_OR_T3_MAT3): CTOUT_15 or T3_MAT3

1 (T0_MAT0): T0_MAT0

RESERVED

Reserved

Links

()